Cimdata Logo

Industry Summary Articles

Wednesday, October 12, 2022

New Cadence Certus Delivers Up to 10X Faster Concurrent Full-Chip Optimization and Signoff

Cadence Design Systems, Inc. announced the new Cadence® Certus Closure Solution to address growing chip-level design size and complexity challenges. The Cadence Certus Closure Solution environment automates and accelerates the complete design closure cycle from weeks to overnight—from signoff optimization through routing, static timing analysis (STA) and extraction. The solution supports the largest chip design projects with unlimited capacity while substantially improving productivity by up to 10X versus current methodologies and flows.

The Cadence Certus Closure Solution eases the design signoff closure bottlenecks and complexities that come with developing today’s emerging applications like hyperscale computing, 5G communications, mobile, automotive and networking. Prior to the introduction of the Cadence Certus Closure Solution, a full-chip closure flow involved manual, tedious processes from full chip assembly, static timing analysis, and optimization and signoff with 100s of views, taking designers months to converge. The new solution provides a fully automated environment that is massively distributed for superior optimization and signoff. This allows concurrent, full-chip optimization through an engine shared with Cadence’s Innovus Implementation System and the Tempus Timing Signoff Solution, eliminating iterative loops with block owners while enabling designers to make quick optimization and signoff decisions. Furthermore, in conjunction with the Cadence Cerebrus Intelligent Chip Explorer, designers can experience additional productivity improvements from block-level to full-chip signoff closure.

The Cadence Certus Closure Solution provides customers with the following benefits:

  • Innovative scalable architecture: The Cadence Certus Closure Solution’s distributed hierarchical optimization and signoff architecture is ideal for cloud-execution and is operational in both cloud and internal data center environments
  • Incremental signoff: Provides flexible restore and replacement of only the changed portions of the design, further accelerating final signoff
  • Improved engineering productivity: Fully automated flowreducesthe need for multiple, lengthy iterations across multiple teams, providing faster time-to-market
  • SmartHub interface: Enhanced interactive GUI allows cross-probing for detailed timing debug to drive last-mile design closure
  • 3D-IC design efficiencies: Tightly integrated with the Cadence Integrity3D-IC Solution, it allows users to close inter-die paths across heterogenous process dies

“Today’s design teams often spend five to seven days per iteration to meet chip-level signoff timing and power requirements, and previous methodologies failed to deliver the team collaboration and user experience needed for efficient design closure,” said Dr. Chin-Chi Teng, senior vice president and general manager in the Digital & Signoff Group at Cadence. “We are intensely in tune with the needs of the design community, and with the release of the new Cadence Certus Closure Solution, we’re offering our customers a novel environment for chip-level optimization and signoff that delivers exceptional PPA results within a matter of hours. With this new Cadence solution, we’re empowering customers to achieve productivity goals and deliver products to market faster.”

The Cadence Certus Closure Solution supports the company’s Intelligent System Design strategy, which enables design excellence.

Customer Endorsements

“It is imperative for us to deliver our high-performance and low-power analog and mixed-signal products on schedule. Full chip-level signoff closure is one of the biggest bottlenecks our engineering team faces when working tirelessly to meet customer delivery commitments. With the Cadence Certus Closure Solution, our engineering team can experience overnight full chip-level signoff closure via its concurrent optimization and signoff capabilities, improving overall engineering team productivity. The solution’s ability to automate the whole optimization and signoff flow—STA, routing, and extraction—empowers our engineering team to achieve greatly improved design success, realize untapped power savings of up to 5% and get to market faster.”
-Dr. Paolo Miliozzi, vice president, SoC Design and Technology, MaxLinear

“In today’s dynamic design environment, we require automated and robust signoff closure methodologies and tools to meet time-to-market objectives. With the Cadence Certus Closure Solution, our engineering team observed 6X faster chip-level signoff closure turnaround time versus current methodologies, improving overall productivity. Following this success, we plan to adopt the solution for the development of our latest designs.”
-Yukio Minoda, Senior Principal Engineer, Digital Design Technology Department, Shared R&D EDA Division, Renesas

To view the original press release, please click here.

Search for Cadence Design Systems on CIMdata.com

r
ipad background image

Featured Cimdata Reports

ipadcontent
PLM-Enabled Digital Transformation Benefits Appraisal Guide

The Guide is designed to help potential PLM users evaluate the applicability and payoffs of PLM in their enterprise, and to help existing users of PLM monitor the impact it is having on their product programs.

ipadcontent
Aerospace & Defense PLM Action Group

A CIMdata administered PLM advocacy group for the A&D industry

ipadcontent
PLM Market Analysis Reports

The PLM MAR Series provides detailed information and in-depth analysis on the worldwide PLM market. It contains analyses of major trends and issues, leading PLM providers, revenue analyses for geographical regions and industry sectors, and historical and projected data on market growth.

ipadcontent
PLM Market Analysis Country Reports

These reports offer country-specific analyses of the PLM market. Their focus is on PLM investment and use in industrial markets. Reports cover Brazil, France, Germany, India, Italy, Japan, Russia, South Korea, the United Kingdom, and the United States.

ipadcontent
Simulation & Analysis Market Analysis Report

This report presents CIMdata’s overview of the global simulation and analysis market, one of the fastest growing segments of the overall product lifecycle management market, including profiles of the leading S&A firms.

ipadcontent
CAM Market Analysis Report

CIMdata's definitive guide to the worldwide CAM software and services market. This comprehensive report provides critical intelligence on market size, user expenditures, trends, and segmentation, alongside authoritative rankings of the top CAM solution providers and reseller revenues.